# 65,536-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY MAY 1981-REVISED MAY 1982 - Organization . . . 8K X 8 - Single +5 V Power Supply - Pin Compatible with Existing ROMs and EPROMs (8K, 16K, 32K, and 64K) - All Inputs/Outputs Fully TTL Compatible - Static Operation (No Clocks, No Refresh) - Max Access/Min Cycle Time . . . 450 ns - 8-Bit Output for Use in Microprocessor-Based Systems - N-Channel Silicon-Gate Technology - 3-State Output Buffers - Guaranteed DC Noise Immunity with Standard TTL Loads - No Pull-Up Resistors Required - Low Power Dissipation: Active . . . 400 mW Typical Standby . . . 75 mW Typical #### TMS 2564 28-PIN CERAMIC DUAL-IN-LINE PACKAGE (TOP VIEW) <sup>†</sup>V<sub>CC</sub> may be connected to pin 26 for 24-pin ROM compatibility. | F | PIN NOMENCLATURE | | | | | |-----------------|--------------------|--|--|--|--| | A(N) | Address inputs | | | | | | CS(N) | Chip Selects | | | | | | PD/PGM | Power Down/Program | | | | | | Q(N) | Input/Output | | | | | | Vcc | +5 V Power Supply | | | | | | V <sub>PP</sub> | +25 V Power Supply | | | | | | $v_{SS}$ | 0 V Ground | | | | | #### description The TMS 2564 is a 65,536-bit, ultraviolet-light-erasable, electrically programmable read-only memory. This device is fabricated using N-channel silicon-gate technology for high-speed and simple interface with MOS and bipolar circuits. All inputs (including program data inputs) can be driven by Series 74 TTL circuits without the use of external pull-up resistors, and each output can drive one Series 74 TTL circuit without external resistors. The data outputs are three-state for connecting multiple devices to a common bus. The TMS 2564 is offered in a dual-in-line ceramic package (JL or JDL suffix)\* rated for operation from 0°C to 70°C. Since this EPROM operates from a single +5 V supply (in the read mode), it is ideal for use in microprocessor systems. One other supply (+25 V) is needed for programming. Programming requires a single TTL level pulse per location. For programming outside of the system, existing EPROM programmers can be used. Locations may be programmed singly, in blocks, or at random. The TMS 2564 is compatible with other 5-volt ROMs and EPROMs, including those in a 24-pin package. #### operation | FUNCTION | MODE | | | | | | | | | |------------------------------|---------------------|-----|------------|----------------------|------------------------|----------------------------------------------|-------|------|-----| | (PINS) | Read Output Disable | | Power Down | Start<br>Programming | Inhibit<br>Programming | | | | | | PD/PGM<br>(22) | V <sub>IL</sub> | VIH | × | × | V <sub>IH</sub> | Pulsed V <sub>IH</sub><br>to V <sub>IL</sub> | VIH | × | × | | CS1<br>(21) | VIL | × | VIH | × | х | VIL | × | VIH | × | | CS2<br>(27) | VIL | × | × | VIH | × | VIL | × | х | VIH | | V <sub>PP</sub> (1) | +5 V | | +5 V | | +5 V | +25 V | +25 V | | | | V <sub>CC</sub> *<br>(26/28) | +5 V | | +5 V | | +5 V | +5 V | | +5 V | | | Q<br>(11 to 13,<br>15 to 19) | Q | | HI-Z | | ні-Z | D | | HI-Z | | X-Don't care, #### read/output disable When the outputs of two or more TMS 2564's are paralled on the same bus, the output of any particular device in the circuit can be read with no interference from the competing outputs of the other devices. To read the output of the TMS 2564, the low-level signal is applied to the PD/ $\overline{PGM}$ and $\overline{CS}$ pins. All other devices in the circuit should have their outputs disabled by applying a high-level signal to one of these pins. Output data is accessed at pins Q1 to Q8. Data can be accessed in 450 ns = $t_a(A)$ . #### power down Active power dissipation can be cut by over 80 percent by applying a high TTL signal to the PD/PGM pin. In this mode all outputs are in a high impedance state. #### erasure Before programming, the TMS 2564 is erased by exposing the chip through the transparent lid to high intensity ultraviolet (wavelength 2537 angstroms). The recommended minimum exposure dose (= UV intensity X exposure time) is fifteen watt-seconds per square centimeter. A typical 12 milliwatt per square centimeter, filterless UV lamp will erase the device in about 21 minutes. The lamp should be located about 2.5 centimeters above the chip during erasure. After erasure, all bits are in the high state. #### start programming After erasure (all bits in logic high state), logic "0's" are programmed into the desired locations. A low can be erased only by ultraviolet light. The programming mode is achieved when Vpp is 25 V. Data is presented in parallel (8 bits) on pins Q1 to Q8. Once addresses and data are stable, a 50 millisecond low TTL pulse should be applied to the PGM pin at each address location to be programmed. Maximum pulse width is 55 milliseconds. Locations can be programmed in any order. More than one TMS 2564 can be programmed when the devices are connected in parallel. During programming both chip select signals should be held low unless program inhibit is desired. <sup>\*</sup> Do not use the internal jumper of 26-28 to conduct PC board currents. #### inhibit programming When two or more TMS 2564's are connected in parallel, data can be programmed into all devices or only chosen devices. TMS 2564's not intended to be programmed should have a high level applied to PD/PGM or CS1 or CS2. ### logic symbol<sup>†</sup> $<sup>^{\</sup>dagger}$ This symbol is in accordance with IEEE Std 91/ANSI Y32.14 and recent decisions by IEEE and IEC. See explanation on page 289. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)\* | Supply voltage, VCC (see Note 1) | –0.3 to 6 V | |------------------------------------------------|---------------------------------| | Supply voltage, Vpp (see Note 1) | -0.3 to 28 V | | All input voltages (see Note 1) | -0.3 to 6 V | | Output voltage (operating with respect to VSS) | -0.3 to 6 V | | Operating free-air temperature range | $0^{\circ}$ C to $70^{\circ}$ C | | Storage temperature range | 5°C to 125°C | NOTE 1: Under absolute maximum ratings, voltage values are with respect to the most-negative supply voltage, $V_{SS}$ (substrate). 58 <sup>\*</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the "Recommended Operating Conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### recommended operating conditions | PARAMETER | MIN | NOM | MAX | UNIT | |------------------------------------------------|-------------------|-----|--------------------|------| | Supply voltage, V <sub>CC</sub> (see Note 2) | 4.75 | 5 | 5.25 | V | | Supply voltage, Vpp (see Note 3) | | Vcc | | V | | Supply voltage, V <sub>SS</sub> | | 0 | | V | | High-level input voltage, VIH | 2 | | V <sub>CC</sub> +1 | V | | Low-level input voltage, VIL | -0.1 <sup>†</sup> | | 0.8 | V | | Read cycle time, t <sub>c</sub> (rd) | 450 | | | ns | | Operating free-air temperature, T <sub>A</sub> | 0 | | 70 | °c | - NOTES: 2. V<sub>CC</sub> must be applied before or at the same time as V<sub>PP</sub> and removed after or at the same time as V<sub>PP</sub>. The device must not be inserted into or removed from the board when V<sub>PP</sub> or V<sub>CC</sub> is applied so that the device is not damaged, - Vpp can be connected to V<sub>CC</sub> directly (except in the program mode), V<sub>CC</sub> supply current in this case would be I<sub>CC</sub> + Ipp. During programming, V<sub>pp</sub> must be maintained at 25 V (± 1V). ### electrical characteristics over full ranges of recommended operating conditions | | PARAMETER | TEST CONDITIONS | | TMS 2564 | | | |------------------|-------------------------------------------|---------------------------------------|--------------------------------------------------|----------|------|------| | | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | ۷он | High-level output voltage* | I <sub>OH</sub> = -400 μA | 2.4 | | | V | | VOL | Low-level output voltage* | I <sub>OL</sub> = 2.1 mA | | | 0.45 | V | | 11 | Input current (leakage) | V <sub>1</sub> = 5.25 V | | | 10 | μΑ | | 10 | Output current (leakage) | V <sub>O</sub> = 5.25 V | | | 10 | μА | | IPP1 | Vpp supply current | Vpp = 5.25 V PD/PGM = V <sub>IL</sub> | <del> </del> | | 18 | mA | | I <sub>PP2</sub> | Vpp supply current (during program pulse) | PD/PGM = VIL | | | 30 | mA | | I <sub>CC1</sub> | V <sub>CC</sub> supply current (standby) | PD/PGM = VIH | | 15 | 30 | mA | | I <sub>CC2</sub> | V <sub>CC</sub> supply current (active) | PD/PGM = V <sub>IL</sub> | | 80 | 160 | mA | $<sup>^{\</sup>dagger}$ Typical values are at T<sub>A</sub> = 25 $^{\circ}$ C and nominal voltages. # capacitance over recommended supply voltage and operating free-air temperature range f = 1 MHz\* | PARAMETER | TEST CONDITIONS | TYP | MAX | UNIT | |-----------------------------------|---------------------------------|-----|-----|------| | C <sub>i</sub> Input capacitance | V <sub>1</sub> = 0 V, f = 1 MHz | 4 | 6 | pF | | C <sub>O</sub> Output capacitance | V <sub>O</sub> = 0 V, f = 1 MHz | 8 | 12 | pF | <sup>.&</sup>lt;sup>†</sup> All typical values are $T_A = 25^{\circ} C$ and nominal voltage. <sup>†</sup> The algebraic convention, where the more negative limit is designated as minimum, is used in this data sheet for logic voltage levels and time intervals. <sup>\*</sup> AC and DC tests are made at 10% and 90% points using a 50% pattern. <sup>\*</sup> This parameter is tested on sample basis only. # 65,536-BIT ERASABLE PROGRAMMABLE READ-ONLY MEMORY ## switching characteristics over full ranges of recommended operating conditions (see note 4) | | PARAMETER | TEST CONDITIONS<br>(SEE NOTES 4 AND 5) | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------------------------------------|-------------------------------------------------|-----|-----|-----|------| | ta(A) | Access time from address | C <sub>L</sub> = 100 pF, | | 280 | 450 | ns | | + +=\ | Access time from CS1 and CS2 | | | | | | | t <sub>a</sub> (S) | (whichever occurs last) | | | | 120 | ns | | ta(PR) | Access time from PD/PGM | 1 Series 74 TTL load,<br>t <sub>r</sub> ≤20 ns, | | 280 | 450 | ns | | t <sub>V</sub> (A) | Output data valid after address change | t <sub>r</sub> ≈20 ns,<br>t <sub>f</sub> ≤20 ns | 0 | | | ns | | t <sub>dis(S)</sub> | Output disable time from chip select during read only (whichever occurs last) * | See Figure 1 | 0 | | 100 | ns | | <sup>t</sup> dis(PR | Output disable time from PD/PGM during standby * | | 0 | | 100 | ns | $<sup>^{\</sup>dagger}$ All typical values are at T $_{A}$ = 25 $^{\circ}$ C and nominal voltages. ## recommended timing requirements for programming TA = 25°C (see note 4) | | PARAMETER | MIN | TYP <sup>†</sup> | MAX | UNIT | |-----------------------|----------------------------|-----|------------------|-----|------| | tw(PR) | Pulse width, program pulse | 45 | 50 | 55 | ms | | t <sub>r</sub> (PR) | Rise time, program pulse | 5 | | | ns | | tf(PR) | Fall time, program pulse | 5 | | | ns | | t <sub>su(A)</sub> | Address setup time | 2 | | | μs | | t <sub>su(D)</sub> | Data setup time | 2 | | | μs | | t <sub>su</sub> (VPP) | Setup time from Vpp | 0 | | | ns | | t <sub>h(A)</sub> | Address hold time | 2 | | | μs | | t <sub>h(D)</sub> | Data hold time | 2 | | | μs | | th(PR) | Program pulse hold time | 0 | | | ns | | th(VPP) | Vpp hold time | 0 | - | | ns | <sup>†</sup> Typical values are at nominal voltages. NOTES: 4. For all switching characteristics and timing measurements, input pulse levels are 0.65 V to 2.2 V and Vpp = 25 V ± 1 V during programming, AC and DC timing measurements are made at 90% points using a 50% pattern, 5. Common test conditions apply for $t_{dis}$ except during programming. For $t_{a(A)}$ , $t_{a(S)}$ , and $t_{dis}$ , PD/ $\overline{PGM} = V_{|L}$ . #### PARAMETER MEASUREMENT INFORMATION FIGURE 1 - TYPICAL OUTPUT LOAD CIRCUIT <sup>&</sup>lt;sup>‡</sup> Value calculated from 0.5 volt delta to measured output level. ## read cycle timing ## standby mode $<sup>^\</sup>dagger$ ta(PR) referenced to PD/PGM or the address, whichever occurs last. $\overline{\text{CS1}}$ and $\overline{\text{CS2}}$ in Don't Care State in Standby Mode. Equivalent to read mode. 158 ## typical device characteristics (read mode) 582